



# COMPUTER ORGANIZATION AND SOFTWARE SYSTEMS SESSION 6

BITS Pilani

Pilani Campus

Prof. CR sarma WILP.BITS-PILANI





#### MIPS-SINGLE CYCLE

**BITS** Pilani

Pilani Campus



#### MIPS Architecture

- MIPS = Microprocessor without Interlocked Pipelined Stages.
- MIPS follows RISC principles and based on Harvard Architecture
- MIPS architecture is a register architecture
- MIPS ISA is Load/Store architecture
- R2000 is a 32-bit processor
- Uses fixed length instruction format.



#### MIPS Register Set

#### Types of Registers

- 32 general-purpose registers (\$0 \$31)
- Program Counter (PC)
- Two special Purpose register (HI and LO)
  - Used to hold the results of integer multiply and divide instruction.
  - integer multiply operation, HI and LO register hold the 64-bit result.
  - integer divide operation, the 32-bit quotient is stored in the LO and the remainder in the HI register.

| ) |          | <u>&gt;&gt;</u> |      |
|---|----------|-----------------|------|
|   | innovate | achieve         | lead |
|   |          |                 |      |

BITS Pilani, Pilani Campus

| Gener | al-Pi | ırpose  | Register |
|-------|-------|---------|----------|
|       |       | vention |          |
|       |       |         |          |

29

30

31

| name | Number | Intended usage         |
|------|--------|------------------------|
| Zero | 0      | Constant 0             |
| at   | 1      | Reserved for assembler |
| 4    |        |                        |

| al          | 1    | Reserved for assembler                         |
|-------------|------|------------------------------------------------|
| v0,v1       | 2,3  | Values for function results and Exp evaluation |
| a0,a1,a2,a3 | 4-7  | Arguments 1-4                                  |
| t0-t7       | 8-15 | Temporary (not preserved across call)          |

| VU, V I     | ۷,5   | values for function results and Exp evaluation |
|-------------|-------|------------------------------------------------|
| a0,a1,a2,a3 | 4-7   | Arguments 1-4                                  |
| t0-t7       | 8-15  | Temporary (not preserved across call)          |
| s0-s7       | 16-23 | Saved temporary( preserved across call)        |
| -0 +0       | 24 25 | Tamananan (makumaan madaan aa II)              |

| t0-t7 | 8-15  | Temporary (not preserved across call)   |
|-------|-------|-----------------------------------------|
| s0-s7 | 16-23 | Saved temporary( preserved across call) |
| t8,t9 | 24,25 | Temporary (not preserved across call)   |
| k0,k1 | 26,27 | Reserved for OS kernel                  |
| gp    | 28    | Pointer to Global area                  |
|       |       |                                         |

Return address(used by a procedure call)

Frame pointer(if needed);Otherwise, a saved register \$s8

**Stack Pointer** 

| t          | 1     | Reserved for assembler                         |
|------------|-------|------------------------------------------------|
| 0,v1       | 2,3   | Values for function results and Exp evaluation |
| 0,a1,a2,a3 | 4-7   | Arguments 1-4                                  |
| 0-t7       | 8-15  | Temporary (not preserved across call)          |
| 0-s7       | 16-23 | Saved temporary( preserved across call)        |
| 8,t9       | 24,25 | Temporary (not preserved across call)          |
| :0,k1      | 26,27 | Reserved for OS kernel                         |
|            |       |                                                |



#### Memory Usage

- A program's address space consists of three parts:
  - Code/Text segment
  - Data segment
  - Stack segment



#### **Instruction Format**

- > Fixed-length instruction format
- > 32-bits long
- > Three different instruction formats:
  - 1. Immediate (I-type)
  - 2. Jump (J-type)
  - 3. Register (R-type)
- > Meaning of various fields in the instruction format
  - op: Opcode
  - rs: The first register source operand
  - rt: The second register source operand
  - rd: The register destination operand
  - shamt / sa: shift amount
  - funct: function code

#### **Instruction Format**



**Binary Format** 

#### R-Type:



#### I-Type:



#### J-Type:



#### Addressing modes



#### Immediate Addressing Mode

Immediate addressing



#### Register Addressing Mode



#### Base or Displacement Addressing Mode



#### Addressing modes



PC- Relative Addressing Mode



Pseudo Direct Addressing Mode



### innovate achieve lead

#### MIPS Instruction Set

- Arithmetic Instructions (ADD, SUB etc.)
- Logical Instructions (OR, AND, SHIFT, etc.)
- Data Transfer Instructions (Load and Store)
- Decision Making Instructions (J, BNE, BEQ, etc.)
- Stack Related Instructions (PUSH and POP)

## A Basic MIPS Implementation



- Basic implementation includes a subset of core MIPS instruction set
  - Memory reference instruction
    - Iw and sw
  - Arithmetic and logical instructions
    - add, sub, and, or and slt
  - Branch instructions
    - · beg and j

#### Memory Reference Instruction - lw



- copies data from memory to register
- Format: Iw reg, address
- Example: lw \$s1, 100(\$s2)
- $\$s1 \leftarrow \text{memory}[100 + \$s2]$
- Alignment restriction
- MIPS is Big endian
- Spilling registers

|                          | Double Word |      |          |      |       |      |      |
|--------------------------|-------------|------|----------|------|-------|------|------|
| Word                     |             |      |          | Word |       |      |      |
| Halfw                    | Halfword    |      | Halfword |      | fword | Half | word |
| Byte Byte Byte Byte Byte |             | Byte | Byte     | Byte | Byte  |      |      |
| 0                        | 1           | 2    | 3        | 4    | 5     | 6    | 7    |



### Memory Reference Instruction sw

- Store Instruction
- copies data from register to memory
- •Format: sw reg, address
- •Example: sw \$s1, 100(\$s2)

memory[100 +
$$$s2$$
]  $\leftarrow$  \$s1



#### Arithmetic Instructions : add

#### add des, src1, src2

Addressing mode: register

Example: add \$53, \$51, \$52

meaning: \$s3 = \$s1 + \$s2

opcode: 0, function: 0x20

|   | <b>\$</b> \$1 | <b>\$\$</b> Ζ | <b>\$</b> \$3 |   |      |
|---|---------------|---------------|---------------|---|------|
| 0 | rs            | rt            | rd            | 0 | 0x20 |
| 6 | 5             | 5             | 5             | 5 | 6    |

#### Arithmetic Instructions : sub

#### sub des, src1, src2

Addressing mode: register

Example: sub \$53, \$51, \$52

meaning: \$s3 = \$s1 - \$s2

opcode: 0, function: 0x22

|   | <b>\$</b> s1 | \$s2 | <b>\$</b> s3 |   |      |
|---|--------------|------|--------------|---|------|
| 0 | rs           | rt   | rd           | 0 | 0x22 |
| 6 | 5            | 5    | 5            | 5 | 6    |

#### Logical instructions : and

#### and des, src1, src2

Addressing mode: register

Example: and \$53, \$51, \$52

meaning: \$s3 = \$s1 & \$s2 (bit by bit)

opcode: 0, function: 0x24

|   | <b>\$</b> s1 | <b>\$</b> s2 | \$s3 |   |      |
|---|--------------|--------------|------|---|------|
| 0 | rs           | rt           | rd   | 0 | 0x24 |
| 6 | 5            | 5            | 5    | 5 | 6    |

#### Logical instructions :or

```
or des, src1, src2
```

```
Addressing mode: register
```

```
Example: or $53, $51, $52
```

```
meaning: $s3 = $s1 | $s2 (bit by bit)
```

opcode: 0, function: 0x25



#### Logical instructions :slt

```
set on less than : slt
Format: slt des, src1, src2
set des = 1, if src1 < src2
Example:
```

slt \$s3, \$s1, \$s2

|   | <b>\$</b> s1 | \$s2 | <b>\$</b> s3 |   |      |
|---|--------------|------|--------------|---|------|
| 0 | rs           | rt   | rd           | 0 | 0x2a |
| 6 | 5            | 5    | 5            | 5 | 6    |

Set register rd to 1 if rs is less than rt, and to 0 otherwise

#### Branch Instructions: beg and j

beg: branch if equal

- format : beg \$\$1, \$\$2, label
- If \$s1 = \$s2 then branch to address specified as Label

| 4 | rs | rt | Offset |
|---|----|----|--------|
| 6 | 5  | 5  | 16     |

j: jump unconditional

- format : j label

target



#### Summary



•lw \$s1, 100(\$s2)

| 0x23 | rs | rt | Offset |
|------|----|----|--------|
| 6    | 5  | 5  | 16     |

•sw \$s1, 100(\$s2)

|   | 0x2b | rs | rt | Offset |
|---|------|----|----|--------|
| Ī | 6    | 5  | 5  | 16     |

•add \$s1, \$s2, \$s3

| 0 | rs | rt | rd | 0 | 0x20 |
|---|----|----|----|---|------|
| 6 | 5  | 5  | 5  | 5 | 6    |

•sub \$s1, \$s2, \$s3



and \$s1, \$s2, \$s3

| 0 | rs | rt | rd | 0 | 0x24 |
|---|----|----|----|---|------|
| 6 | 5  | 5  | 5  | 5 | 6    |

• or \$s1, \$s2, \$s3

| 0 | rs | rt | rd | 0 | 0x25 |
|---|----|----|----|---|------|
| 6 | 5  | 5  | 5  | Б | 6    |

slt \$t0, \$s1, \$s2

| 0 | rs | rt | rd | 0 | 0x2a |
|---|----|----|----|---|------|
| 6 | 5  | 5  | 5  | 5 | 6    |

beq \$\$1,\$\$2, label

| 4 | rs | rt | Offset |
|---|----|----|--------|
| 6 | 5  | 5  | 16     |

j label

| 2 | target |
|---|--------|
| 6 | 26     |





### Data Path Design

#### Introduction

- The Five Classic Components of a Computer
  - Datapath: The component of the processor that performs data processing operations
  - Control: The component of the processor that commands the datapath, memory and I/O devices according to the instructions of the memory
  - Memory
  - Input device
  - Output device



### Building a datapath

- Datapath elements: memory instruction/data, register file, ALU, Adders, Multiplexers....
- Demonstrate Datapath implementation for the following instruction:
  - Iw and sw
  - add, sub, and, or and slt
  - · beg and j
- Instruction Cycle = Fetch + Execute

#### Do this...



write a datapath used for fetching instructions and incrementing the program counter



### Data Path for R-type instruction

Instruction Summary



a. Registers

#### Examples: add, sub, and, or, slt → rs, rt, rd

b. ALU

### Data Path for R-type instruction...



Read register 1 Read data 1 Read Zero register 2 Instruction ALU Registers ALU Write result Read register data 2 Write data RegWrite

Instruction Summary

The datapath for the memory instructions and the R-type instructions.



### Data Path for lw and sw instructions







Instruction Summary

a. Registers

lw \$s1, 100(\$s2)

| 0x23 | rs | rt | Offset |
|------|----|----|--------|
| 6    | 5  | 5  | 16     |

sw \$s1, 100(\$s2)

| 0x2b | rs | rt | Offset |
|------|----|----|--------|
| 6    | 5  | 5  | 16     |

b. ALU



a. Data memory unit



b. Sign extension unit



lw \$s1, 100(\$s2)

s2 s1

| 0x23 rs rt Offset |
|-------------------|
|-------------------|

16

#### Data Path for sw instructions innovated



sw \$s1, 100(\$s2)

s2 **s**1

| 0x2b | rs | rt | Offset |
|------|----|----|--------|
| 6    | 5  | 5  | 16     |

# Type and I-Type instructions





The datapath with all necessary multiplexors and all control lines identified.

R-Type

0 rs rt rd 0 0x20 6 5 5 5 5 6 I-Type

| Ох | 2b | rs | rt | Offset |
|----|----|----|----|--------|
| 6  |    | 5  | 5  | 16     |

#### beq instruction

- beq \$s1, \$s2, offset
- Two important points to be noted
  - The instruction set architecture defines that the base for the branch address calculation is the address of the instruction following the branch
  - the architecture also states that the offset field is shifted left 2 bits
- branch taken or branch not taken

### Datapath for beq instruction







#### Jump instruction

j <26 bit jump offset>

the jump instruction operates by replacing the lower 28 bits of the PC with the lower 26 bits of the instruction shifted left by 2 bits

#### Creating a single cycle datapath

Simplest datapath executes all instructions in one clock cycle

- No element in the datapath can be used more than once
- Any element needed more than once must be duplicated

#### Control unit design



**Previous** 

#### The ALU control

- used by load and store instructions
- used by r-type instruction: AND, OR, add, sub and slt
  - opcode : zero
  - operation performed based on "function field"

|    | ALI    | J control lines |        | Function        |        |        |               |
|----|--------|-----------------|--------|-----------------|--------|--------|---------------|
|    | 1      | 0000            |        | AND             |        |        |               |
|    |        |                 |        | OR              |        |        |               |
|    | 0010   |                 |        | ədd             |        |        |               |
|    | 0110   |                 |        | subtract        |        |        |               |
|    | 0111   |                 |        | set on less tha | n      |        |               |
|    |        | 1100            |        | NOR             |        |        |               |
| 31 | 26     | 21              | 16     | 11              | 6      | (      | 0             |
|    | ор     | rs              | rt     | rd              | shamt  | funct  | ]             |
|    | 6 bits | 5 bits          | 5 bits | 5 bits          | 5 bits | 6 bits | Pilani Campus |



#### Contd...

- ALU control unit generates 4 bit ALUOperation control signal based on
  - function field
  - 2 bit control field → ALUOp
    - $00 \rightarrow lw$  and sw
    - $01 \rightarrow \text{beg (sub)}$
    - 10→ add, subtract, AND, OR and slt
- Main Control unit generates 7 control signals: RegDst, RegWrite, ALUSrc, PCSrc, MemRead, MemWrite and MemtoReg

## Datapath





## Effects of 7 control signals

| Signal name | Effect when deasserted                                                                             | Effect when asserted                                                                                          |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|
| RegDst      | The register destination number for the<br>Write register comes from the rt field<br>(bits 20:16). | The register destination number for the Write register comes from the rd field (bits 15:11).                  |  |  |  |  |
| RegWrite    | None.                                                                                              | The register on the Write register input is written with the value on the Write data input.                   |  |  |  |  |
| ALUSrc      | The second ALU operand comes from the second register file output (Read data 2).                   | The second ALU operand is the sign-<br>extended, lower 16 bits of the instruction.                            |  |  |  |  |
| PCSrc       | The PC is replaced by the output of the adder that computes the value of PC + 4.                   | The PC is replaced by the output of the adder that computes the branch target.                                |  |  |  |  |
| MemRead     | None.                                                                                              | Data memory contents designated by the<br>address input are put on the Read data output.                      |  |  |  |  |
| MemWrite    | None.                                                                                              | Data memory contents designated by the<br>address input are replaced by the value on<br>the Write data input. |  |  |  |  |
| MemtoReg    | The value fed to the register Write data input comes from the ALU.                                 | The value fed to the register Write data input comes from the data memory.                                    |  |  |  |  |

## Major observations



- opcode is always contained in bits 31:26
- The two registers to be read are always specified by the rs and rt fields at positions 25:21 and 20:16
  - r-type
  - branch equal
  - store
- The base register for load and store instruction is always in bit positions 25:21 i.e. rs
- The 16 bit offset for branch equal, load and store is always in positions 15:0
- · The destination register is in one of two places.
  - load instruction →rt 20:16
  - r type instruction → rd 15:11

# Execution steps: add \$s1, \$s2, \$s3

- The instruction is fetched from \_\_\_\_\_\_, and the PC is incremented to \_\_\_\_\_
- 2. Two registers \_\_\_\_\_ and \_\_\_\_ are read from the register file
- 3. The ALU operates on the data read from the register file, based on the \_\_\_\_code
- 4. The result from the ALU is written into the \_\_\_\_\_register in register file



16

data Registers

Instruction [5:0]

Sign-

extend

32

ALU

control

**ALUOp** 

RegDst

Instruction [15:0]

Data

Write memory

MemRead

data

- 1. The instruction is fetched, and the PC is incremented
- 2. A register \_\_\_\_\_value is read from the register file
- 3. The ALU computes the sum of the value read from the register file and the sign extended lower 16 bits of the instruction
- 4. the sum from the ALU is used as the address for the data memory
- 5. The data from the memory unit is written into \_\_\_\_ in register file



The datapath with all necessary multiplexors and all control lines identified.



| Name | Format | Example |            |  |  |   |    | Comments             |
|------|--------|---------|------------|--|--|---|----|----------------------|
| add  | R      | 0       | 0 18 19 17 |  |  | 0 | 32 | add \$s1, \$s2, \$s3 |





| Name | Format |    |    | Exa | mple | Comments           |  |  |
|------|--------|----|----|-----|------|--------------------|--|--|
| lw   | 1      | 35 | 18 | 17  | 100  | lw \$s1, 100(\$s2) |  |  |



# That's All Folks!

#### **Jump Instruction having 26bits reason**

J Instr

jump instruction: 0000 1010 1100 0101 0001 0100 0110 0010 op-code 26-bit target field from jump instruction Shift Left two positions 32-Bit Jump Address: 0101 1011 0001 0100 0101 0001 1000 1000

0101 0110 0111 0110 0111 0010 1001 0100

rt stands for "register target" rs: 1st register operand (register source) (5 bits) rt: 2nd register operand (5 bits) rd: register destination (5 bits) shamt: shift amount (0 when not applicable) (5 bits)

PC:

wxyz 0000 0000 0000 0000 0000 0000 0000 wxyz 1111 1111 1111 1111 1111 1100





#### **Instruction Format in binary**

**Inst Format** 

All MIPS instructions are encoded in binary.

All MIPS instructions are 32 bits long.

All instructions have an **opcode** (or **op**) that specifies the operation (first 6 bits).

There are 32 registers so 5 bits to uniquely identify all 32.

Three (most common) instruction categories: I-format, J-format, and R-format

I-Format:

| ор     | ГS    | rt    | immediate         |               |       |               | $\overline{}$ |
|--------|-------|-------|-------------------|---------------|-------|---------------|---------------|
| 001000 | 10011 | 01010 | 00000000000000100 | Example: addi | \$t2, | \$s3 <b>,</b> | 4             |

J-Format:

| ор     | address                     |                 |             |
|--------|-----------------------------|-----------------|-------------|
| 000010 | 000000000000000000100000001 | Example: j LOOP | (or j 1028) |

R-Format:

|        |       |       | rd    |       |        |              |               |       |              |
|--------|-------|-------|-------|-------|--------|--------------|---------------|-------|--------------|
| 000000 | 10001 | 10010 | 10000 | 00000 | 100000 | Example: add | \$s0 <b>,</b> | \$s1, | <b>\$</b> s2 |